Stratix 10 reset_status asserted after FPGA is totally configured ?
The Stratix 10 Avalon Streaming Interface for PCI Express User Guide provides informations about the reset_status output of the HIP core.
Is it safe to assume, that reset_status is deasserted (reset going to inactive state) after the FPGA is fully configured ?
If yes, this reset is deasserted AFTER or WITH the reset (pin ninit_done) of the reset_release IP ?
The reason why I am asking is, that if the HIP becomes operational before the user logic in order to reach the 100 ms boot requirement, then there might be the (theoretical) chance, that the deassertion of the reset_status is not detectable by the user logic, since the sector that contains the logic that analyses this output might still be frozen (inactive) at this time.
Thanks for your assistance !
If further support is needed in this thread, please post a response within 15 days. After 15 days, this thread will be transitioned to community support. The community users will be able to help you with your follow-up questions.