Forum Discussion

Altera_Forum's avatar
Altera_Forum
Icon for Honored Contributor rankHonored Contributor
17 years ago

Scaling core clock of 100MHz to 23MHz & 20MHz

Hello All,

I am using Altera Stratix II for my project. I have generated a PLL in

LVDs mode(for a deserialization factor of 10 and date rates is 1000Mbps). The two available

clock sources on the board are 100MHz and 62.5MHz. I need to generate 23MHz and 20MHz

MHz clocks for a module in my project.

When I try to generate a PLL in LVDs mode in Mega Core Wizard, by

default it selects a FAST PLL and the minimum output frequency is

33.3333MHz.

Can I use any other logic and generate a 23MHz and 20MHz clock from 100MHz

core clock. Can any one of you suggest a solution to this problem.

Many thanks in advance,

34 Replies