Altera_Forum
Honored Contributor
13 years agoState of Unused I/O pins and design of isolation filter for Cyclone IV FPGA
Hello there,
Reference: Cyclone 4 EP4CE10 FPGA I m developing a prototype board with minimum peripheral say 4 slide switches, and 4 LEDs, with a 40pin GPIO, with program persistance through Flash programming . The GPIO pins are used to interface the FPGA to CMOS(3.3V) compatile microcontrollers and devices.In the pin mapping sheet it is said, and i quote "When these IO pins are not used, they can be tied to GND". This is regarding unused I/O pins. Since i m using the GPIO pins which are connected to 40 pins in the FPGA(I/O pins ofcourse), these GPIOs may or may not be used at any point in the usage of the board. So does it make a difference if it is kept floating when no external interfacing is done using the board, and whenever the user demands external interfacing, and this GPIOs are driven Secondly, from the Pin Mapping Guidelines, it is mentioned to use an isolation filter to between two supplies of same value(say VCCINT and VCCD_PLL uses same 1.2V) then they are driving the voltage from the same regulator but using the said isolation filters. I dont know how to design one such filter,Any suggestion would be of great help. I m not able to attach the snap of the power supply diagram, but its from 9th page in the "Cyclone IV Device Family Pin Connection Guidelines" Thanks in advance