Dany2
New Contributor
8 months agoActive serial configuration agilex 5
Hi all
I have a question about the agilex 5 clocking scheme :
In my design I need to use 3 IP
EMIF (lpddr4),
MIPI receiver,
transceiver (HSSI)
The pcb is very compact, so I don't have a space to add many options.
Do I have to provide an external differential clock to each IP through the FPGA pins, or I can feed one of the clk inputs with the single ended clock and than use an internal PLL and clock network to distribute a clk to each IP?
Thanks
Dany