Altera_Forum
Honored Contributor
14 years ago2.6GHz serial IO without transceiver
Hello,
I'm working in a project that using FPGA and high speed comparator to acquire external signals. In the design, the comparator acquire data and translate to PECL logic( equal or less than 2.6Gbps ). The output of the comparator feed to the FPGA. We have 3 channels as described above. All the 3 channels should begin to acquire data at the same time when a external trigger happen. Now the problem is we cannot use the trigger to make the 3 channels to work at the same time. Is there any method to make the FPGA interface with 2.6GHz serial data without Transceiver or make the Transceiver acquire data simultaneously???