TRAN_HIEU_007
Occasional Contributor
4 years agoNew port Ethernet use Cyclone10GX KIT error.
I add a new port Ethernet 1G in Cyclone10GX KIT. But I received this error.:
Error(14566): The Fitter cannot place 1 periphery component(s) due to conflicts with existing constraints (1 LVDS_CHANNEL(s)). Fix the errors described in the submessages, and then rerun the Fitter. The Intel FPGA Knowledge Database may also contain articles with information on how to resolve this periphery placement failure. Review the errors and then visit the Knowledge Database at https://www.altera.com/support/support-resources/knowledge-base/search.html and search for this specific error message number. Error(175020): The Fitter cannot place logic LVDS_CHANNEL that is part of Triple-Speed Ethernet Intel FPGA IP tse_mac_altera_eth_tse_180_wrypyfq in region (102, to (102, 17), to which it is constrained, because there are no valid locations in the region for logic of this type. Info(14596): Information about the failing component(s): Info(175028): The LVDS_CHANNEL name(s): sss_qsys_inst|tse_0_tse|tse_mac|i_lvdsio_rx_0|core|arch_inst|channels[0].soft_cdr.ioserdesdpa.serdes_dpa_inst~CHANNEL Error(16234): No legal location could be found out of 1 considered location(s). Reasons why each location could not be used are summarized below: Info(175015): The I/O pad sgmii_rxp is constrained to the location PIN_AB1 due to: User Location Constraints (PIN_AB1) Info(14709): The constrained I/O pad is contained within a pin, which is contained within this LVDS_CHANNEL Error(175006): There is no routing connectivity between source IOPLL and the LVDS_CHANNEL Info(175026): Source: IOPLL sss_qsys_inst|tse_0_tse|tse_mac|i_lvdsio_rx_0|core|arch_inst|internal_pll.pll_inst|altera_lvds_core20_iopll Info(175021): The IOPLL was placed in location IOPLL_2A Error(175022): The LVDS_CHANNEL could not be placed in any location to satisfy its connectivity requirements Info(175029): 1 location affected Info(175029): LVDS_CHANNEL containing AB1
My connection below :
C10_REFCLK1_n LVDS AA16
C10_REFCLK1_p LVDS AB16
SGMII1_TX_P LVDS AB6
SGMII1_TX_N LVDS AB5
SGMII1_RX_P LVDS AB1
SGMII1_RX_N LVDS AA1
ETH1_MDC output AA8
ETH1_MDIO in_out AA9
ETH1_INTn in_out AC5
ETH1_RESETn output AB4