Forum Discussion
12 Replies
- Altera_Forum
Honored Contributor
FPGA reset is a bit more of a basic issue than increased IO jitter. Most likely the core supply falls below the POR trip point. I believe it's more likely caused by a not correctly operating voltage regulator than wrongly placed or insufficient bypass capacitors, but the difference should be obvious when looking at the "noise" waveform.
- Altera_Forum
Honored Contributor
Thank you FvM. Yes, it seems to be related to the core supply because after choosing different capacitors the FPGA did not reset anymore. However, what I don't know is "how well" I fixed it and if it is only marginal and will reset again for a future re-compiled version of my design. This is why I am looking for a simulation tool that would take an s-parameter model and somehow provide me the information of "how well" I fixed the core supply.