WKettNew Contributor6 years agoQuartus 18.1 Soft LVDS transmitter w/ ext PLL core missing tx_outclock ddio generator logic? If I generate a Soft LVDS Intel FPGA IP core (v18.1) transmitter (verilog) and do not select the external PLL option, 7x serialization factor (odd), and 4 output channels, the generated verilog shows...Show More
Rahul_S_Intel1Frequent Contributor6 years agoMay I know which device you are using and which quartus version using
Recent DiscussionsAgilex3/5 GTS Hard Ethernet IP 10G example design pin loc and io std wantedAgilex 7 slew rate reconfigurationSolvedAgilex-7 AXI MCDMA for PCIe hangConstraints not being picked for DCFIFOCan't generate F-Tile Ethernet Hard IP Design Example