Forum Discussion

Altera_Forum's avatar
Altera_Forum
Icon for Honored Contributor rankHonored Contributor
10 years ago

Using cyclone iv E device as clock source

i wonder if it's realistic to implement a low-jitter( <10 ps ) differential (LVDS, LVPECL, etc.)clock source with the EP4CE6 FPGA.

1 Reply

  • Altera_Forum's avatar
    Altera_Forum
    Icon for Honored Contributor rankHonored Contributor

    Check the handbook. It will have jitter specs for the PLLs. My guess would be no, you can't.