AlehTS
New Contributor
4 years agoCSI-2 receiver
Hello.
I am designing CSI-2 receiver on Cyclone 10LP device. The data are comming from sensor.
CSI clock is about 350 Mhz, 4 data lanes.
At the data inputs I use altlvds_rx. Due to high data rate, deserialisation factor = 4. Thus PLL is inserted. This causes a problem.
Between packets the CSI bus goes to low power mode, the clock is switched off. Before sending a new packet, the bus restores the clk. But the PLL does not have enough time to lock. So the packet is not received.
Can you suggest some solution for this?
P.S. It is not desirable to disable LP mode in the sensor.
Thank you.
Oleg.