Clarification on HBM Capacity and AXI4 Interface for Agilex 7 M Series
Dear Intel Technical Support, I have a question regarding the Agilex 7 M series FPGA, specifically related to the HBM (High Bandwidth Memory) configuration. 1、The maximum HBM capacity for the Agilex 7 M series is 32GB, but the NOC initiator AXI4 user interface has an address width of 44 bits. Given that 32GB should theoretically require only a 35-bit address width, I would like to understand why a 44-bit address width is used. Could you provide insight into the reasoning behind this? 2、Additionally, when reading and writing data in 512-bit chunks, is there any specific requirement regarding the user-side clock frequency? Specifically, is there a minimum or maximum frequency that the user-side clock must support, or can it be lowered to a specific frequency? Thank you for your assistance, and I look forward to your response. Best regards,