Forum Discussion
Altera_Forum
Honored Contributor
9 years ago --- Quote Start --- That is not a testbench - that ios the waveform output from the design. What code are you using to test your design? --- Quote End --- Sorry for the ignorance, For test bench code you mean eda netlist file in verilog generated for modelsim?