SherwinKimNew Contributor4 years agoPLL generates an incorrect 2x clock Hi! I'm using 2 PLLs on Arria 10 (10AX027H4F34I3SG) to create clocks. Both reference clocks are LVDS. The 3 clocks of one PLL are normal. In addition, the 2 clocks of the another PLL output become...Show More
Ash_R_IntelRegular Contributor4 years agoHi,Is this observation related to simulation or on board measurement?Regards
Recent DiscussionsCyclone 10 GX IBIS-AMI modelsPCIe Enumeration Failure for CXL IPCan't generate F-Tile Ethernet Hard IP Design ExampleAgilex 7 slew rate reconfigurationConstraints not being picked for DCFIFO