Altera_ForumHonored Contributor16 years agoDQ pins limitation of High Performance DDR2 Core Hi, When I create a DDR2 Core of High Performance 8.0 which located on the top of the FPGA (StratixII EP2S30F672), and the data bus width is 32 (local bus width = 64, 4 dqs), error occured dur...Show More
Recent DiscussionsCan't generate F-Tile Ethernet Hard IP Design ExampleMAX10 TSE reference designAccessing registers in the PCIE IP beyond MCDMA using system consoleConstraints not being picked for DCFIFOCyclone IV GX project failed migration from 20.1 to 23.1std