Forum Discussion
I decided to try very basic testing of the 016 and 048 example designs.
The 016 design drives mem_cs_n to 1.2V and pulses it low at a regular rate, presumably refresh. If I rerun calibration using emif toolkit, I see lots of activity on on mem_cs_n.
The 048 design has mem_cs_n at 0.6V (due to termination). There is no activity. It appears the pin is not driven by the FPGA.
The 048 and 016 have correct pinouts and bank voltages. I used a non-DDR4 048 design to drive the mem_cs_n pin with a square wave and it works fine.
It appears the build is broken. I tried both Quartus 22.4 and 23.2 and both produce the same results.
Not being able to build and run the example design appears to be a tool issue.
Did you monitor the mem_cs_n pin with DDR4 048 design right after rerun calibration by toolkit ? After calibration failed no refresh command should be issued so no active on mem_cs_n pins.