MikexxOccasional Contributor2 years agoLocked signal stays low for Cyclone V PLL I'm using a simple PLL using a 50MHz clock source to produce a 300MHz clock using a PLL IP in simple "Integer-N PLL" mode. The 300MHz clock is fine and if I divide by 6 and count I can compare it ...Show More
Recent DiscussionsIssue with configuring EPCQ64A & Cyclone10LP using NiosV as processor.Error with PDN Tool 2.0 for Cyclone VTrouble Getting started with Stratix 10 SOCSolvedJTAG Chain Broken on Agilex 7-I Dev KitAgilex 5 Power