Hi Deshi,
Yes you are right we are talking about Arria V FPGA and I am using the Arria V for the DP MST project. Sorry I was confusing you. Because there are several projects are going and one of the project is using the Cyclone 10 but NOT for this project that we are discussing. I have answers for your questions below:
- Regarding the MSA log file (MSA_SST.txt and MSA_MST.txt) I shared, both of them are the same hardware and the same FPGA design. The difference is :
MSA_SST.txt = connecting output to a SST monitor.
MSA_MST.txt = connecting output to a MST monitor.
- Ensure MST stream 0 and stream 1 design are the same. I create a simple pattern generator in the design and then connect to the two input of DP IP. That is to say two input of DP IP for two stream are fully identical.
- MST design meets Quartus Timequest design timing? Yes, but in fact there is a unconstrained clock is reported as below:
gxb_tx:gxb_tx_i|altera_xcvr_native_av:gxb_tx_inst|av_xcvr_native:gen_native_inst.av_xcvr_native_insts[0].gen_bonded_group_native.av_xcvr_native_inst|av_xcvr_avmm:inst_av_xcvr_avmm|avmm_interface_insts[0].av_hssi_avmm_interface_inst~BURIED_ASYNC_DATA_OUT
I don’t how to fix it due to it is a signal deep inside the DP IP.
- Do you have a chance to try other refresh rate between 60Hz to 120Hz to see if it works ? Like eg : 75Hz ? I have try to lower the clock rate to 277.272MHz so the refresh rate changes to 112Hz. The result is the same.
- Question 5, please refer to question 4.
- I don’t have DP Aux transaction decoder equipment. Is there other way to do the debug in command shell?
.
Regards,
Adam