AGofsOccasional Contributor6 years agoProblem with 2 cascaded PLL in CycloneV Good afternoon, I'm trying to cascade two PLL's. Every PLL is fractional. The first PLL gets Clock=75 MHz at its refclk port. Then, I'm taking the signal from its cascade_out port and connect it...Show More
Rahul_S_Intel1Frequent Contributor5 years agoHi , Kindly let me know, if you need further assistance.
Recent DiscussionsQuartus 20.1std compilation fails for Quartus map - Device 10AS057K2F40I1SGIs Quartus Prime Pro 22.4 Compatible with Stratix 10 NX Series Device?Timing analysis - long combinational pathQuartusPro 25.3 Crashed after using the Signal Tap Logic AnalyzerDuplicate_hierarchy_depth / duplicate_register