Altera_ForumHonored Contributor8 years agoLatches in frequecny divider using fsm implementation I am new to verilog and HDL. I want to implement a N-frequency divider, which count clock ticks (pos and neg) and start the counting mechanism from the first rising edge of the input clk. In a...Show More
Altera_ForumHonored Contributor8 years agoYou should use Always @(posedge in_clk) Using levels of in_clk will give you latch.
Recent Discussionstiming violation fixIssues with downloadingQuartus Prime Lite 25.1 License Error - "Unable to checkout a license" (SALT_LICENSE_SERVER)Quartus Prime Pro 26.1 - Where to find Documentation of new Signaltap featuresError (292014): Can't find valid feature line for core SLL_CA_HBC_T001_Hyperbus_Memory_Controller_10