Altera_ForumHonored Contributor17 years agoScaling core clock of 100MHz to 23MHz & 20MHz Hello All, I am using Altera Stratix II for my project. I have generated a PLL in LVDs mode(for a deserialization factor of 10 and date rates is 1000Mbps). The two available clock sources ...Show More
Recent DiscussionsAvalon-ST configuration with Agilex 3 failsJTAG Chain Broken on Agilex 7-I Dev KitQuestionQuartus Prime Pro 25.1 fatal error during fitter: Windows "Efficiency mode" requiredWill serialization factor of 6 in LVDS serdes IP be supported in the future on Agilex5?