Forum Discussion
ming001
New Contributor
5 months agoHi Ash_R:
We have updated the sequence to setup the clock (out2 set 184.32MHz) by configuring the "clock controller" first, setting OUT2 to 184.32MHz. (see attached file)
Next, we upload the "*.sof" (bts_mxpmn.sof) file to configure the FPGA for MXPM application.
The FPGA is currently operating at a 30.41274Gbps data rate right now, however we are unsure how to configure
the clock and achieve a 32Gbps data rate. it is very important for our application.
Could you please advise us on how to resolve this issue?
Thanks.
Regards,
Ming
ming001
New Contributor
5 months agoHi Ash_R:
We still cannot figure out the solution to achieve a 32Gbps data rate.
Could you kindly take a look at this issue?
Really appreciate.
Regards,
Ming