Discover What’s New in Quartus® Prime Pro 26.1
Quartus Prime Pro 26.1 improves FPGA development with faster performance, a new drag-and-drop design tool (Visual Designer Studio), better power/thermal analysis, and expanded IP support and debugging—making design workflows simpler and more efficient.512Views0likes0CommentsFree “Ask an Expert Webinar”: Debugging with Signal Tap for Intel® FPGAS, June 27th 2023
Are you curious about debugging with the Signal Tap logic analyzer and some of the new innovations such as Signal Preservation, Incremental Signal Tap compilation, and Simulator-Aware Signal Tap? Intel is holding an "Ask an Expert Webinar" on Tuesday, June 27 at 9:00 AM PDT to answer your questions about the Signal Tap logic analyzer and the latest innovations.2.9KViews0likes0CommentsIntel® Quartus® Prime Software 23.1 sports new features and IP including a new RISC-V proces
The Intel® Quartus® Prime Software v23.1 is now available for download. This new software version comes packed with many new features and intellectual property (IP) to make designing systems based on Intel® FPGAs easier than ever. This software version supports Intel Agilex® FPGAs and SoCs M-Series.4.6KViews0likes0CommentsYou’re going to want the new Intel® Quartus® Prime Software v22.2, and here’s why
The latest release of the Intel ® Quartus ® Prime Software v22.2 adds even more intuitive features and improvements that make it easier for you to design with Intel® FPGAs, including the new Intel ® Agilex™ FPGAs. These new features and improvements include...2.7KViews1like0CommentsWe Hope to See You at Intel® FPGA Technology Day 2021
Intel® FPGA Technology Day (IFTD) is a free four-day event that will be hosted virtually across the globe in North America, China, Japan, EMEA, and Asia Pacific from December 6-9, 2021. The theme of IFTD 2021 is “Accelerating a Smart and Connected World.” This virtual event will showcase Intel® FPGAs, SmartNICs, and infrastructure processing units (IPUs) through webinars and demonstrations presented by Intel experts and partners. The sessions are designed to be of value for a wide range of audiences, including Technology Managers, Product Managers, Board Designers, and C-Level Executives. Attendees to this four-day event will learn how Intel’s solutions can solve the toughest design challenges and provide the flexibility to adapt to the needs of today’s rapidly evolving markets. A full schedule of Cloud, Networking, Embedded, and Product Technology sessions, each just 30 minutes long, will enable you to build the best agenda for your needs. Day 1 (December 6), TECHNOLOGY: FPGAs for a Dynamic Data Centric World: Advances in cloud infrastructure, networking, and computing at the edge are accelerating. Flexibility is key to keeping pace with this transforming world. Learn about innovations developed and launched in 2021 along with new Intel FPGA technologies that address key market transitions. Day 2 (December 7), CLOUD AND ENTERPRISE: Data Center Acceleration: The cloud is changing. Disaggregation improves data center performance and scalability but requires new tools to keep things optimized. Intel FPGA smart infrastructure enables smarter applications to make the internet go fast! Day 3 (December 8): EMBEDDED: Transformation at the Edge: As performance and latency continue to dictate compute’s migration to the edge, Intel FPGAs provide the workload consolidation and optimization required with software defined solutions enabled by a vast and growing partner ecosystem. Day 4 (December 9): NETWORKING: 5G – The Need for End-to-End Programmability: The evolution of 5G continues to push the performance-to-power envelop, requiring market leaders to adapt or be replaced. Solutions for 5G and beyond will require scalable and programmable portfolios to meet evolving standards and use cases. To explore the detailed program, see the featured speakers, and register for the North America event, Click Here. Register in other regions below: EMEA China Japan Asia Pacific2.8KViews0likes0CommentsFree “Ask an Expert” Webinar: Debugging with Signal Tap for Intel® FPGAs, November 3
Intel® Quartus® Prime Pro Edition Software version 21.3 includes three new innovations for the Signal Tap Logic Analyzer: • Signal Preservation – allows pre-synthesis node names during debug • Incremental Signal Tap compilation – faster compilation times when making changes to selected debugs nodes • Simulator-Aware Signal Tap – extends the visibility of your system by priming your simulator with real-world data taken from an initial Signal Tap capture Intel is hosting an “Ask an Expert” Webinar on Wednesday, November 3rd at 9:00AM PDT to answer all your Signal Tap Logic Analyzer related questions. The Signal Tap Logic Analyzer captures and displays the real-time signal behavior of designs instantiated in Intel® FPGAs. It can be used to probe and debug the behavior of internal signals during normal device operation without dedicating I/O pins to the analyzer, without additional external lab equipment. The Analyzer captures data continuously from specified signals based on specified trigger conditions. After capture, the data is available to transfer and display for analysis and debug. The improvements made to the Signal Tap Logic Analyzer enable novices and experts alike to get their designs to production faster. Join the Session Join the upcoming webinar Wednesday, November 3rd, 9:00 to 10:00 am PDT, 17:00 to 18:00 Central European Standard Time and discuss FPGA design debugging techniques live with other designers. This is not a one-way Webcast. It’s an interactive discussion between an Intel Signal Tap Logic Analyzer expert and your engineering peers. Everyone is welcome to join and ask questions, no matter the level of experience. This session will be run by Steven Strell, who has been in the Intel FPGA Training group for 14 years. His areas of expertise include hardware design tools found in the Intel® Quartus® Prime software such as Platform Designer and debugging tools like the Signal Tap embedded logic analyzer. Get answers to your burning FPGA design questions including troubleshooting and debugging help using the Signal Tap analyzer for Intel FPGAs. Register for Debugging with Signal Tap for Intel FPGAs Ask an Expert Webinar and Submit any questions you may have regarding the Signal Tap Logic Analyzer for Intel FPGAs.1.5KViews0likes0Comments