Timing requirements not met inspite of optimised design.
I have been using a design on Cyclone V device. I use Quartus Prime 16.1.2 for compilaiton. The resource and logic utilisation is not above 50 %. What I observe is the timing requirements is not m...