Forum Discussion
Hi @gschorcht
Could you try the following methods (that you have not try) shown in the link, to troubleshoot the routing issue?
See if any of it works.
Best Regards,
Richard Tan
p/s: If any answer from the community or Intel support are helpful, please feel free to give Kudos.
Hi Richard,
sorry, I had no time to work on the problem in last week, so I didn't answer yet. Unfortunatly, the link doesn't work.
Regards
Gunar
- RichardT_altera4 years ago
Super Contributor
- gschorcht4 years ago
New Contributor
Hi Richard,
I am really stumped and have no idea what I am doing wrong.- I have reduced the design to an absolute minimum so that the logic utilization is only 282/32070 ( < 1%) but the routing problem is still reproducible.
- During fitter process, the router shows an estimated average interrconnect usage of 0% and an estimated peak interconnect usage of only 7%.
- In the Chip Planner no routing congestions are shown, the maximum routing utilization is 68 %, see the screenshot attached. There doesn't seem to be any congestion.
- I have neither timing contraints nor assignment constraints, so the fitter has a maximum degree of freedom.
- Enabling the Fitter Aggressive Routability Optimizations logic option doesn't help.
- I can't generate a Global Router Wire Utilization Map with Quartus II Lite 20.1 for Cyclone V (at least I didn't find a way in the Quartus Help).
I don't know whats wrong with my design and how it could be solved. It just contains about 100 wires that are shared by two modules. The design can be found attached.
Any help is welcome. As mentioned earlier, the original and much larger design works perfectly on a much smaller Cyclone IV.
Regards
Gunar