HT4
New Contributor
7 years agoPS configuration
I am using Cyclone IV GX with MAX10 CPLD and Quad SPI flash for PS configuration. Here is my questions:
- Is there any wai I can mix JTAG programming with PS configuration for FPGA? the reason is I want to use real time debugging such as signal tap logic analyzer for debugging but without JTAG it is not possible and I don't see in configuration documents. if not then how I can do real time debugging?
- in document UG-01082 (PFL IP core User Guide), page 10 figure 3, I assume I can use any CPLD IO to send Data and clk to FPGA pins: Data and DClk and any pin to communicate with external Flash. is that correct?
- there is inconsistency between the mentioned picture above and figure 8-13 in cycolne IV datasheet chapter 8 for PS configuration. I assume the picture in PFL document is accurate and I should follow it. is that correct?
Thanks!