Knowledge Base Article
Why is the waitrequest signal not asserted during reset when simulating the Low Latency 40-Gbps Ethernet Intel® Stratix® 10 IP Core?
Description
Due to a problem in the Intel® Quartus® Prime software release 17.1, in simulation, you will see the waitrequest signal stay de-asserted (low) even while reset is asserted. This violates the Avalon® Memory-Mapped Interface specification and may result in errors from some testbenches, but it is not a functional issue.
Resolution
To work around this problem, you can ignore this behavior, and either ignore the testbench errors or downgrade them to warnings.
This problem is fixed beginning with version 18.0 of the Intel® Quartus® Prime Pro Edition Software
Updated 2 months ago
Version 2.0No CommentsBe the first to comment