Knowledge Base Article
Why does EMIF for HPS LPDDR4 fail calibration on the Agilex™ 5 FPGA and SoC FPGA?
Description
In the Quartus® Prime Pro Edition Software 24.3, when configuring the Agilex™ 5 FPGAs and SoC FPGAs with the EMIF for HPS IP and LPDDR4 device implemented as dual rank (2 chip selects), dual channels (i.e., 4 dies each being 16 Gbit in density), calibration can fail.
Resolution
Please download the Quartus® Prime Pro Edition Software 24.3 patch 0.11 for a fix. This issue is planned to be fixed in a later Quartus® Prime Pro Edition Software release.
Updated 19 days ago
Version 2.0No CommentsBe the first to comment