Forum Discussion
16 Replies
- WeiHanT_Intel
Moderator
Thank you for reaching out to Altera Community Forum. Please be informed that the SME in this area is currently Out of Office. Expected to resume work on 30-Dec'24. We apologize for any delay in response and appreciate your patience and understanding.
Kind regards,
- mel_tong
New Contributor
hi,
Could you help me for my question?
Thank you very much,
- mel_tong
New Contributor
Hi, It's January 6th. Have they started to work?
Thanks,
- paveetirrasrie_Altera
Frequent Contributor
Hello Mel_tong,
Apologized for the delayed response.
May I know what's the protocol set in Eth Hard IP? Is it 10G/25G?
Regards,
Pavee
- mel_tong
New Contributor
Hi Pavee,
I not used E-Tile Ethernet hard ip, I use E-Tile Transceiver PHY IP.
And the parameter settings for this IP core are as follows:
Transceiver configuration rules select: Gearbox 64/66
Transceiver mode : TX/RX duplex
Number of data channels is 1
TX/RX PMA modulation type is NRZ
data rate 10312.5Mhz
reference clock frequency is 156.25Mhz
- paveetirrasrie_Altera
Frequent Contributor
Hello Mel_tong,
I did try to replicate the issue that you've mentioned but unfortunately I'm unable to see what you're observing at your end.
Do you mind attaching the ip file that you've generated for debug purpose?
Regards,
Pavee
- mel_tong
New Contributor
Hi Pavee,
The zip is 10G IP. At the same time, there is also verilog for related parts.
Regards,
tong
- paveetirrasrie_Altera
Frequent Contributor
Hello Mel_tong,
Apologies' for delayed response.
I'm able to see what you're referring to. May I know if what are the issue that you're observing?
Because for now I haven't came across this has caused any issue so just wanted to check what is the observation at your end.
- paveetirrasrie_Altera
Frequent Contributor
Hello Mel_tong,
Good day to you.
Any update based on my previous reply?
- mel_tong
New Contributor
Hi Pavee,
The first question: I am using the 10G phy project mentioned above and connecting it to another A10 FPGA's 10G Ethernet (this project ensures no issues). But I found on the STP of A10 that the XGMII signal at the receiving end is unstable, and the received data is not idle data 0x0707 but 0xfefe. So I want to know where went wrong.
The second question is what is the latency of this phy? I have measured that the loopback delay from sending to receiving on the A10 chip's phy was about 130ns, but the PHY Agilex7 IP has already exceeded 300ns.
Regards,
tong
- paveetirrasrie_Altera
Frequent Contributor
Hello Mel_tong,
Good day to you.
Have you tried with design example instead? And the latency for A10 and Agilex 7 is different. This 2 board has different latencies.
Regards,
Pavee
- mel_tong
New Contributor
Hi Pavee,
I used the example of E-Tile Ethernet IP for Intel Agilex 7 FPGA and it worked fine.
But I couldn't find design example of E-Tile Transceiver Native PHY Intel Agilex 7 FPGA IP, so I made one according to the User Guide. The result is unstable.Can you provide an design example of E-Tile Transceiver Native PHY Intel Agilex 7 FPGA IP?And what is the latency of phy for Agilex 7? Do you have specific data?
Regards,
tong
- paveetirrasrie_Altera
Frequent Contributor
Hello Mel_tong,
Unfortunately we don't have an existing design example for E-Tile. No worries, I'm consulting with SME on Transceiver. I will let you know the update.
Regards,
Pavee
- mel_tong
New Contributor
Hi Pavee,
Is there any new progress in the affairs.
Regards,
tong